# Verilog: structural modeling, dataflow modeling

S. Palnitkar, "Verilog HDL, A Guide to Digital Design and Synthesis", 2<sup>nd</sup> ed., , Sun Microsystems, Inc, 2003.

#### Overview

# Typical Design Flow

- Front-end
  - RTL coding/simulation
  - Synthesis
  - Gate-level simulation (post-synthesis simulation)
- Back-end (ASIC)
  - Place and route (P&R)
  - Post-layout simulation
- Back-end (FPGA)
  - Mapping and implementation



### Design Methodologies

- top-down design
  - Start from RTL coding



- bottom-up design
  - Start from design of basic components



Most designs involve both top-down and bottom-up

# Example: 4-b Ripple Carry Counter







#### Modules

- basic building block in Verilog
  - provide common functionality
- behavioral level
- structural level
- dataflow level
  - Continuous assignment
- gate level
- switch level (transistor-level)
- Verilog allows designs of mixed levels
- RTL (Register Transfer Level) Verilog
  - combination of behavioral, structrural and dataflow levels
  - must be synthesizable (tool-dependent) for hardware modules

module T\_FF (q, clock, reset);
... <functionality of TFF>
endmodule

#### module definition

```
module MyCPU(R Wb, Data, Address, Clock, Reset);
  input Reset, Clock;
input [31:0] Address;
inout [31:0] Data;
I/O port declarations
  output R Wb;
      Resource / variable declarations
      Structural / behavioral modeling
endmodule
```

#### Module Instantiation (structural modeling)

```
Ripple q0 q1 q2 q3

Counter

clock T_FF tff0 T_FF tff1 tff2 tff3
```

```
module ripple_carry_counter (q, clk, rst);
output [3:0] q;
input clk, rst;

T_FF tff0 (q[0], clk, rst);
T_FF tff1 (q[1], clk, rst);
T_FF tff2 (q[2], clk, rst);
T_FF tff3 (q[3], clk, rst);
endmodule
```

```
T_FF q

clock D_FF |

reset
```

```
module T_FF (q, clk, rst);
output q;
input clk, rst;
wire d;
// instantiate a D FF.
// call it dff0
D_FF dff0 (q, d, clk, rst);
not n1(d, q);
endmodule
```

#### structural vs. behavoral modeling

- structural modeling, eg. module T\_FF
- behavioral modeling, eg. module D\_FF

```
module D_FF (q, d, clk, reset);
output q;
input d, clk, reset;
reg q;
always @(negedge clk or posedge reset)
if (reset ) q <= 1'b0;
else q <= d;
endmodule
```

```
module T_FF (q, clk, rst);
output q;
input clk, rst;
wire d;
// instantiate a D FF.
// call it dff0
D_FF dff0 (q, d, clk, rst);
not n1(d, q);
endmodule
```

#### two styles of simulation constructs

- simulation block (also called test bench, or test fixture) instantiates design block and then apply stimulus (test patterns or test vectors) and observe/compare the output
- stimulus block and design blocks are instantiated in a top-level module
  - stimulus block (for simulation only) can use nonsynthesizable statements
  - design block (for hardware design) must use only synthesizable code





```
module stimulus;
                                              Simulation Example
reg clk;
                                                module testfixture;
reg rst;
wire [3:0] q;
                                                // data type declaration
                                                // instantiate design block
/* instantiate the design block */
                                                // apply stimulus
/* positional port mapping */
ripple_carry_counter r1(q, clk, rst);
                                                // display results
                                                endmodule
/* generate the input waveform */
initial clk = 1'b0:
always #5 clk = \sim clk;
initial
begin
                    clk
 rst = 1'b1;
 #15 rst = 1'b0;
                    reset
 #180 \text{ rst} = 1'b1;
 #10 rst = 1'b0;
 #20 $finish;
                    q[3:0]
end
```

/\* display the simulation results \*/
initial \$monitor (\$time, "Output q = %d", q);
endmodule

```
module full_sub_behave (res, borrow_out, a, b, borrow_in);
output res;  // result of the subtraction
output borrow_out; // the borrow-out value
input a;  // the value to subtract
input b;  // the value to be subtracted
input borrow_in;  // the borrow-out of the "previous" stage
```

# Another example (full subtractor)



```
module full_sub_struct (res, borrow_out, a, b, borrow_in);
 output res; // subtraction result
 output borrow_out; // the borrow-out value
 input a; // the input to subtract
 input b; // the input to be subtracted
 input borrow_in; // the borrow-out from the previous stage
 xor (c, a, b); // uses XOR gate library part
 xor (res, c, borrow_in); // res = a XOR b XOR borrow_in
 not (not a, a);
 and (d, not_a, borrow_in);
 and (e, not_a, b);
 and (f, b, borrow_in);
 or (borrow_out, d, e, f); // borrow_out = a'w + a'b + bw,
endmodule
```

```
'timescale 1ns/100ps // time unit = 1ns, precision = 100ps
module test_sub();
 reg a, b, borrow_in; // inputs to full_sub_struct
 wire res, borrow out; // outputs of full sub struct
 reg expected_res, expected_bo; // expected results
 integer error count; // number of errors
 // make connections to the unit under test (UUT)
 full sub struct U1 (res, borrow out, a, b, borrow in);
 initial begin // one-time execution block
  $display("Starting the test.");
  error count = 0:
  \{a, b, borrow_in\} = 3'b000;
 end
 always begin // repeated execution block
           // wait for 10 * 1ns = 10ns
  #10:
  {expected_bo, expected_res} = a - b - borrow_in;
  if ({expected_bo, expected_res} !== {borrow_out, res}) begin
   $display("Expected (%b, %b)!= actual (%b, %b) at time %0t.",
          expected bo, expected res, borrow out, res, $time);
   error_count = error_count + 1;
  end
  if (\{a, b, borrow in\} === 3'b111) begin
   #10 $display("Done with test.");
   $display("There were %0d errors.", error count);
   $finish:
  end
           // compute next test vector
  else
   \{a, b, borrow in\} = \{a, b, borrow in\} + 1;
 end // of main always block
endmodule
```

#### Test bench

#### Test Bench Circuit



| Vame                | Value                                          | \$ 20 40 60 80 82,8 ns           |
|---------------------|------------------------------------------------|----------------------------------|
| R= a                | 1                                              | 95,5 113                         |
| R= ь                | 1                                              |                                  |
| R= borrow_in        | 1                                              |                                  |
| ™ les               | 1                                              |                                  |
| <b>™</b> borrow_out | 1                                              |                                  |
| R= expected_res     | 1                                              |                                  |
| R= expected_bo      | 1                                              |                                  |
| R= error_count      | 00000000                                       | (00000000                        |
| Simulation          | p-Level: t<br>the test.<br>test.<br>e O errors | nitialized<br>est_sub (test_sub) |

# **Basic Concept**

# **Verilog Operators**

```
a = ~b; // not b (unary operator)
  only one operand: b
a = b && c; // logical operation (binary operator)
  two operands: b, c
a = b? c : d; // (ternary operator)
              // a=c if b=1,
              // a=d if b=0
  three operands: b, c, d
```

#### Other operators

- arithmetic operators (+, -, \*, /, %, \*\*)
- relational operators (<, >, <=, >=)
- equality operators (==, !=, ===, !==)
- logical operators (&&, ||, !)
- bitwise operators (~, &, |, ^, ~^)
- reduction operators (&, ~&, , |, ~|, , ^, ~^)
- shift operators (>>, <<, >>>, <<<)
- concatenation operator ({ })
- conditional operator (?:)

| Operator<br>Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Operator<br>Symbol | Operation<br>Performed | Number of<br>Operands |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------|-----------------------|
| Arithmetic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | *                  | multiply               | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | /                  | divide                 | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | +                  | add                    | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                  | subtract               | two                   |
| Service Company                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                  | modulus                | two                   |
| THE RESIDENCE OF THE PARTY OF T | **                 | power (exponent)       | two                   |
| Logical                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                  | logical negation       | one                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8.6                | logical and            | two                   |
| ra mini                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | H                  | logical or             | two                   |
| Relational                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | >                  | greater than           | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <                  | less than              | two                   |
| A STATE OF THE PARTY OF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | >=                 | greater than or equal  | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <=                 | less than or equal     | two                   |
| Equality                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    | equality               | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | !=                 | inequality             | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ***                | case equality          | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1==                | case inequality        | two                   |
| Bitwise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ~                  | bitwise negation       | one                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | &                  | bitwise and            | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    | bitwise or             | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ^                  | bitwise xor            | two                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ^- or ~^           | bitwise xnor           | two                   |
| Reduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | &                  | reduction and          | one                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ~ Ec               | reduction nand         | one                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    | reduction or           | one                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                  | reduction nor          | one                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ^                  | reduction xor          | one                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ^- or -^           | reduction xnor         | one                   |

| Operator<br>Type | Operator<br>Symbol | Operation<br>Performed | Number of<br>Operands |
|------------------|--------------------|------------------------|-----------------------|
| Shift            | >>                 | Right shift            | Two                   |
|                  | <<                 | Left shift             | Two                   |
|                  | >>>                | Arithmetic right shift | Two                   |
|                  | <<<                | Arithmetic left shift  | Two                   |
| Concatenation    | { }                | Concatenation          | Any number            |
| Replication      | { { } }            | Replication            | Any number            |
| Conditional      | ?:                 | Conditional            | Three                 |

# **Equality Operator**

A=4, B=3,
 A == B // results in logical 0

M!== N // result in logical 1

```
    X=4'b1010, Y=4'b1101, Z=4'b1xxz, M=4'b1xxz, N=4'b1xxx
    X!=Y  // result in logical 1
    X == Z  // result in x
    Z === M  // result in logical 1 (all bits match, including x and z)
    Z === N  // result in logical 0 (LSB does not match)
```

| Expression | Description                                          | Possible Logical<br>Value |
|------------|------------------------------------------------------|---------------------------|
| a == b     | a equal to b, result unknown if x or z in a or b     | 0, 1, x                   |
| a != b     | a not equal to b, result unknown if x or z in a or b | 0, 1, x                   |
| a === b    | a equal to b, including x and z                      | 0, 1                      |
| a !== b    | a not equal to b, including x and z                  | 0, 1                      |

#### reduction operator

- perform bitwise operator on a single vector operand and yield a 1-bit result
- eg.

```
X = 4'b1010

&X // = 1&0&1&0 = 1'b0

|X // = 1|0|1|0 = 1'b1

^X // = 1^0^10 = 1'b0
```

# Concatenation Operator Replication Operator

• A=1'b1, B=2'b01, C=2'b10

concatenation operator

$$Y=\{B,C\} = 4'b0110$$

replication operator

#### Number

unsized numbers (decimal by default) sized numbers:

```
<size>'<base format> <number>
        <size>: the number of bits
        '<base>: 'd (decimal),
                  'h (hexadecimal),
                  'b (binary),
                  'o (octal)
        ' is the single quote symbol, not back quote symbol ` which will
          be used in compiler directive
e.g.
 4'b1111 // 4-bit binary number 1111_2=15_{10}
12'habc // 12-bit hexadecimal number = 1010_1011_1100<sub>2</sub>
16'd255 // 16-bit decimal number = 00000000111111111<sub>2</sub>
```

# Data types: value set

#### • 4 values, 8 strengths

| Value Level Condition in Hardware Circ |                                |
|----------------------------------------|--------------------------------|
| 0                                      | Logic zero, false condition    |
| 1                                      | Logic one, true condition      |
| X                                      | Unknown logic value            |
| Z                                      | High impedance, floating state |

| Strength Level | Type           | Degree    |
|----------------|----------------|-----------|
| supply         | Driving        | strongest |
| strong         | Driving        | A         |
| pull           | Driving        |           |
| large          | Storage        |           |
| weak           | Driving        |           |
| medium         | Storage        |           |
| small          | Storage        |           |
| highz          | High Impedance | weakest   |

# Four-Valued Logic System

- Signal and variable values represented using a 4-valued logic system
  - 1'b0: 1-bit binary logic 0 value
  - 1'b1: 1-bit binary logic 1 value
  - 1'bx: 1-bit binary 'x' or 'X' value
    - Unknown value, produced for uninitialized values or values driven to conflicting values by more than one signal source
  - 1'bz: 1-bit binary 'z' or 'Z' value
    - High impedance value, produced when a wire is disconnected from all signal sources driving that wire

### data types (wire and reg)

- Nets (wire): connections between hardware elements
  - nets have values continuously by the outputs of devices that they are connected to

```
eg.: wire a, b, c;
```

- Registers (reg): data storage element
  - a variable that can hold a value
  - not necessarily mean a flip-flop in real circuit eg.: reg reset;
- SystemVerilog use logic to replace wire and reg to avoid confusion
  - not all reg data types synthesize into hardware registers

# data types (vectors)

```
Vectors: multiple bit widths (default is scalar)
     wire [7:0] bus: // 8-bit bus
     wire [31:0] word; // 32-bit word
     reg [255:0] data; // 256-bit word register, data[255] is MSB
     reg [0:40] v_addr; // v_addr[0] is MSB
 Vector Part Select
     word[7:0] // the least significant byte of the 32-bit vector word
     v_addr[0:1] // two most significant bits of the vector v_addr

    variable vector part select

    [<starting_bit> +: width] : part-select increments
    [<starting_bit> -: width] : part-select decrements
   starting bit can be varied, but the width must be constant
   eg1.: reg [255:0] data1;
         req [0:255] data2;
         reg [7:0] byte;
         byte=data1[31-:8] // data1[31:24]
         byte=data1[24+:8] // data1[31:24]
         byte=data2[31-:8] // data2[24:31]
         byte=data2[24+:8] // data2[24:31]
eq2. req [255:0] data1;
         for (j=0; j<=31; j=j+1) byte = data1[(j*8)+:8];
         // sequence is [7:0], [15:8], ..., [255:248]
```

# register data types (integer, real, time)

- integer: register data type used for quantity
  - reg store unsigned quantity while integer store signed quantity
    - eg., integer counter; counter = -1; // used as a counter
- real: real number constant or register data type eg. real delta;

```
delta = 4e10; delta = 2.14; // delta is a real variable
```

time: register data type to store simulation time
 eg. time save\_sim\_time;

```
save_sim_time = $time; // define a time variable
// system task $time is invoked to get current simulation time
```

# signed vs. unsigned

#### unsigned

```
wire [3:0] x;
wire [7:0] y;
assign y = {4'b0000, x};
```

# wire [3:0] x; wire [7:0] y; assign y = x; // zero padded

#### signed

```
wire signed [3:0] x;
wire signed [7:0] y;
assign y = {4{x[3]}, x};
```

```
wire signed [3:0] x;
wire signed [7:0] y;
assign y = x; // sign-extended
```

```
wire [11:0] s1;
wire signed [11:0] s2;

assign s2 = $signed(s1); // convert to signed number
// assign s1 = $unsigned(s2); // convert to unsigned numer
```

# Arithmetic (unsigned vs. signed)

#### unsigned

```
wire [7:0] a, b, s;
wire c;

assign s = a + b;  // no overflow detection
// assign {c, s} = {1'b0, a} + {1'0, b};
// assign {c, s} = a + b;  // implicit extension by Verilog
```

#### signed

```
wire signed [7:0] a, b;
wire signed [8:0] s;

assign s = a + b;  // no overflow detection
// assign s = {a[7], a} + {b[7], b};
// assign s = a + b;  // implicit sign extension by Verilog
```

#### data types (array and memory)

Arrays

```
reg [4:0] port_id [0:7];
  // array of 8 port_ids, each port_id is 5-bit wide
  port_id[6] = 5`b00000;
reg [63:0] array_4d [15:0] [7:0] [7:0] [255:0];
  // 4-d array, new Verilog, IEEE1364-2001
```

Memory (register files, RAM, ROM)
 reg [7:0] membyte [0:1023]; // 1K bytes memory
 data = membyte[511] // fetch 1 byte whose address id=511

 In real implementation, use tool-supported memory generator to create hardware memory

#### data type (parameter)

#### Parameters

- allows constants to be defined in a module
- parameter values for each module instance can be overridden individually at compile time

```
parameter cache_line_width = 256;
// constant defined inside a module
// parameter values can be changed
// at module instantiation #() or by using defparam
```

#### **localparam**

```
state1=4'b0001,
state2=4'b0010,
state3=4'b0100,
state4=4'b1000;
// parameter values cannot be changed
```

#### System Tasks \$task\_name

#### \$display

display values of variables or strings or expressions
 \$\forall \text{display}(\(^{\text{at time }}\)\forall d, address is \$\forall \(^{\text{h}}\), \$\forall \text{time}, addr);

#### \$monitor

- continuously monitor a signal when its value changed
- unlike \$display, \$monitor only needs to be invoked once
- use \$monitoroff and \$monitoron to disable/enable \$monitor ( \$time, "clock = %b reset = %b", clk, rst);

#### \$stop

suspend the simulation for debug

#### \$finish

terminate simulation

# Escape character and string format

| Escaped Characters | Character Displayed                   |  |
|--------------------|---------------------------------------|--|
| \n                 | newline                               |  |
| \t                 | tab                                   |  |
| %%                 | %                                     |  |
| "                  | -1                                    |  |
| \**                | **                                    |  |
| \000               | Character written in 1-3 octal digits |  |

| Format   | Display                                                            |
|----------|--------------------------------------------------------------------|
| %d or %D | Display variable in decimal                                        |
| %b or %B | Display variable in binary                                         |
| %s or %S | Display string                                                     |
| %h or %H | Display variable in hex                                            |
| %c or %C | Display ASCII character                                            |
| %m or %M | Display hierarchical name (no argument required)                   |
| %v or %V | Display strength                                                   |
| %0 or %O | Display variable in octal                                          |
| %t or %T | Display in current time format                                     |
| %e or %E | Display real number in scientific format (e.g., 3e10)              |
| %f or %F | Display real number in decimal format (e.g., 2.13)                 |
| %g or %G | Display real number in scientific or decimal, whichever is shorter |

# Compiler Directives \(`\) (back quote)

#### 'define

define text macro for later text macro substitutiondefine WORD\_SIZE 32// used as `WORD SIZE in the code

#### · `include

include a Verilog source file in another file
 include header.v //include the file header.v

#### · `ifdef

conditional compilation

```
`ifdef TEST module test;
```

// compile module test only if text macro TEST is defined using `define TEST

#### · `timescale

`timescale 100ns/1ns

#### **Modules and Ports**

# Components of a Verilog Module

Module Name, Port List, Port Declarations (if ports present) Parameters (optional),

Declarations of wires, regs and other variables

Data flow statements (assign)

Instantiation of lower level modules

always and initial blocks.

All behavioral statements
go in these blocks.

Tasks and functions

endmodule statement

```
module M (P1, P2, P3, P4);
                                           // module instances
input P1, P2;
                                           COMP U1 (.PP2(W2), .PP1(W1);
output [7:0] P3;
                                           COMP U2 (W3, W4);
inout P4;
                                           task T1;
                                           input A1;
reg [7:0] R1, M1[0:1023];
wire W1, W2, W3, W4;
                                           inout A2;
wire [3:0] W5;
                                           output A3;
parameter C1=const;
                                           begin
                                            // statements
initial
                                           end
begin: blockname
                                           endtask
 // statements
                                           function [7:0] F1;
end
                                           input A1;
always
                                           begin
begin
                                            // statements
 // statements
                                           end
                                           endfunction
end
                                           endmodule
// continuous assignment
assign W1 = expr;
```

## Statements inside Behavioral Modeling

```
#delay
wait (expression)
@(A or B or C)
@(posedge clk)
Reg = expression; // blocking assignment
Reg <= expression; // non-blocking assignment
if (condition1) ... else if (condition2) ... else ...
case (selection)
 choice1: begin ... end
 choice2, choice 3: ...
 default:
endcase
for (i=1; i<max; i=i+1) begin ... end
repeat (8) ...
while (condition) ...
```

```
module SR_latch (Q, Qbar, Sbar, Rbar);
output Q, Qbar;
input Sbar, Rbar;
nand n1(Q, Sbar, Qbar);
nand n2(Qbar, Rbar, Q);
endmodule
```

```
module top;
wire q, qbar;
reg set reset;
```

SR\_latch m1(q, qbar, ~set, ~reset);

#### Example: SR latch



#### initial begin

**\$monitor (\$time**, "set= %b, reset = %b, q= %b\n", set, reset, q);

set = 0; reset = 0;

#5 reset = 1;

#5 reset = 0;

#5 set = 1:

end

endmodule

hierarchical name

top.qbar

top.m1

top.m1.n1

#### Port Declaration (old and new)

```
// IEEE 1364-1995 (old)
module fulladd4(sum, c_out, a, b, c_in);
parameter width = 4;
output [width-1:0] sum;
output c_out;
input [width-1:0] a, b;
input c_in;
reg [width-1:0] sum;
reg c_out;
...
endmodule
```

```
// ANSI C style (IEEE 1364-2001)
module
    # (parameter width =4)
    fulladd4 (
    output reg [width-1:0] sum,
    output reg c_out;
    input [width-1:0] a, b;
    input c_in);
...
endmodule
```



#### Port Connection Rules

- all port declarations are implicitly declared as net wire
- input and inout cannot be declared as reg
- input
  - internally, always be of the type wire
  - externally, can be connected to reg or wire

#### output

- internally, can be reg or wire
- externally, always connected to wire

#### inout

always be wire internally or externally



### Connecting Ports to External Signals

- Module instantiation
- connecting by order list

```
// instantiate fulladd4 (sum, c_out, a, b, c_in)
```

// call it fa\_ordered, signals are connected to ports in order (by position)

```
fulladd4 fa_ordered (EXT_SUM, EXT_C_OUT, EXT_A, EXT_B, EXT_C_IN);
```

connecting by name
 // instantiate module fa\_byname and connect signals to ports by name

```
fulladd4 fa_byname (.c_out(EXT_C_OUT), .sum(EXT_SUM), .b(EXT_B), .c_in(EXT_C_IN), .a(EXT_A));
```

```
module fulladd4 (sum, c_out, a, b, c);
output [3:0] sum;
output c_cout;
input [3:0] a, b;
input c_in;
....
endmodule
```



#### structural modeling

- component instantiation
  - Verilog built-in gate primitives (not, and, or, nand, nor, xor, xnor, ...)
  - module instantiation (from previously defined modules)
- component connectivity
  - connecting by ordered lists (ordered by position)
     fulladd4 fa\_ordered (EXT\_SUM, EXT\_C\_OUT, EXT\_A, EXT\_B, EXT\_C\_IN)
  - connecting by name (order by name)
     fulladd4 fa\_byname
     (.c\_out(EXT\_C\_OUT), .sum(EXT\_SUM), .b(EXT\_B), .c\_in(EXT\_C\_IN), .a(EXT\_A));

## Structural-Level (Gate-Level) Modeling

### gate types

- basic logic gate as predefined (built-in) primitives
  - and, or, nand, not, xor, xnor
    - eg., and a1(out, in1, in2);
  - buff, not
    - eg., buff b1(out1, in1);
  - bufif1, bufif0 // tristate buffers
    - eg., bufif1 b1(out, in, ctrl);
- array of instances



```
nand n_gate [7:0] (out, in1, in2);
// equivalent to following 8 instances
nand n_gate0 (out[0], in1[0], in2[0];
nand n_gate1 (out[1], in1[1], in2[1];
...
nand n_gate7 (out[7], in1[7], in2[7];
```

wire [7:0] out, in1, in2;

#### Gate-Level 4:1 Multiplexer



endmodule

```
i0 — 4-to-1 Mux out 0 0 10 11 11 13 s1 s0 s1 s0
```

```
// behavioral level modeling of MUX
module mux4 to 1
        (output reg out, input i0, i1, i2, i3, s1, s0);
// output wire out, assign out = s1 ? (s0? 13 : 12) : (s0 ? 11:i0);
always @ (i0, i1, i2, i3, s0, s1)
begin
    case ({s1, s0})
      2'b00: out = i0:
      2'b01: out = i1;
      2'b10: out = i2;
      2'b11: out = i3:
      default: $display("invalid control signals");
    endcase
end
endmodule
```

## Gate-Level Ripple Carry 1-bit Full Adder

```
// structural level modeling

module fulladd(sum, c_out, a, b, c_in);
output sum, c_out;
input a, b, c_in;
wire s1, c1, c2;

xor (s1, a, b);
and (c1, a, b);
xor (sum, s1, c_in);
and (c2, s1, c_in)
xor (c_out, c2, c1);
```

#### endmoudle



```
// dataflow modeling, continuous assignment
module fulladd(sum, c_out, a, b, c_in);
output sum, c_out;
input a, b, c_in;
assign {c_out, sum} = a + b + c_in;
endmoudle
```

```
// behavioral level modeling

module fulladd(sum, c_out, a, b, c_in);
output reg sum, c_out;
input a, b, c_in;

always @ (a or b or c_in)
    {c_out, sum} = a + b + c_in;

endmoudle
```

#### 4-bit Ripple Carry Adder

```
// structural level modeling
module fulladd4 (sum, c_out, a, b, c_in);
output [3:0] sum;
output c out;
input [3:0] a, b;
input c in
wire c1, c2,c3;
     fulladd fa0 (sum[0], c1, a[0], b[0], c_in);
     fulladd fa1 (sum[1], c2, a[1], b[1], c1);
     fulladd fa2 (sum[2], c3, a[2], b[2], c2);
     fulladd fa3 (sum[3], c_out, a[3], b[3], c3);
```

#### endmoudle



```
// continuous assignment
module FA_dataflow
  (output [3:0] sum,
   output c_out,
   input [3:0] a, b,
   input c_in);

assign {c_out, sum} = a+b+c_in;
endmodule
```

```
// behavioral level modeling
module FA_behavior
(output reg [3:0] sum,
output reg c_out,
input [3:0] a, b,
input c_in);

always @(a, b, c_in)
{c_out, sum} = a+b+c_in;

endmodule
```

#### Stimulus for 4-bit RCA

```
module stimulus;
reg [3:0] A, B;
reg C_IN;
wire [3:0] SUM;
wire C OUT;
fulladd4 FA1_4(SUM, C_OUT, A, B, C_IN); // module instance
initial
begin
$monitor ($time,"A=%b, B=%b,C_IN=%b,C_OUT=%b,SUM=%b", A, B, C_IN, C_OUT, SUM);
end
initial
begin
A = 4'd0; B=4'd0; C IN=1'b0;
#5 A=4'd3; B=4'd4;
#5 A=4'd2; B=4'd5;
#5 A=4'd9; B=4'd9;
#5 A=4'd10: B=4'd15:
#5 A=4'd10; B=4'd5; C IN=1'b1;
end
endmoudle
```

#### **Gate Delays**

- rise delay (t<sub>pdH</sub>)
  - output transition to 1
- fall delay (t<sub>pdL</sub>)
  - output transition to 0
- turn-off delay
  - output transition to z
- for simulation only
- gate delay will be ignored during logic synthesis
  - real timing delay depends on the hardware components from real standard cell library

```
and #(5) a1(out, i1, i2);
// delay of 5 time units for all
    transitions
and #(4, 6) a2(out, i1, i2);
// rise delay =4, fall delay=6
bufif0 #(3,4,5) b1(out, in, cntl);
// rise=3, fall=4, turn-off=5
```



Rise time: shape of a single waveform Rise delay (propagation L->H delay): Input to output delay

### min/typ/max delays

```
// with Verilog-XL option +mindelays, delay=4
// with Verilog-XL option +typdelays, delay=5
// with Verilog-XL option +maxdelays, delay=6
and #(4:5:6) a1(out, i1, i2);
// if +mindelays, rise=3, fall=5, turn-off=min(3,5)
// if +typdelays, rise=4, fall=6, turn-off=min(4,6)
// if +maxdelays, rise=5, fall=7, turn-off=min(5,7)
and #(3:4:5, 5:6:7) a2(out, i1, i2);
// in fact, #() overwrite default parameters in a module
  during module instantiation
```

### **Delay Example**

```
module D (out, a, b, c);
output out;
input a, b, c;
wire e;
    and #(5) a1(e, a, b);
    or #(4) o1(out, e, c);
```



endmodule



# Dataflow Modeling (continuous assignment: assign)

#### continuous assignment (assign)

- most basic statement in dataflow modeling
- Continuously drive a value onto a net (wire)
  - Compared with procedural assignment in a behavioral block (always)
- replace gates in the description of circuits at a higher level of abstraction (dataflow model)
  - Describe combinational logic

```
wire [31:0] i1, i2, out;
assign out = i1 | i2;
// out must be wire
// operator | denotes bitwise OR operation
// out must be a net (wire)
```

## Continuous Assignment (assign)

```
assign out = i1 & i2;  // out is a net; i1 and i2 are nets
assign addr[15:0] = addr1_bits[15:0] ^ addr2_bits[15:0];
// addr is a vector net; addr1 and addr2 are vector registers
assign {c_out, sum[3:0]} = a[3:0] + b[3:0] + c_in;
// left-hand side is a concatenation of a scalar net and a vector net
// {c_out, sum[3:0]} is equal to c_out & sum(3 downto 0) in VHDL
```

- the left-hand side must always be scalar or vector net (wire) (cannot be reg)
- evaluated as soon as the right-hand-side operands changes (unlike the behavioral procedural assignments)
- expressions combine operators and operands

### Implicit Continuous Assignments

- // regular continuous assignment wire out; // wire is default data type assign out = in1 & in2;
- // implicit continuous assignment
   wire out = in1 & in2; // no keyword assign
- // implicit net declaration
   wire in1, in2;
   assign #10 out = in1 & in2;
   // implicit net declaration of out as wire
   // wait for 10 time units (#10, delay control), then
   // sample values of in1, in2, calculate in1&in2,
   // and assign to out

## Operator Types

- arithmetic (+, -)
- logical (!, &&, ||)
- relational (>, <)</li>
- equality (==, !=)
- bitwise (~, &, |, ^)
- reduction (&, ~&)
- shift (<<, >>)
- concatenation ({ })
- conditional (?:)

| Operator<br>Type | Operator<br>Symbol | Operation<br>Performed | Number of<br>Operands |
|------------------|--------------------|------------------------|-----------------------|
| Arithmetic       | *                  | multiply               | two                   |
|                  | /                  | divide                 | two                   |
|                  | +                  | add                    | two                   |
|                  | -                  | subtract               | two                   |
|                  | 1                  | modulus                | two                   |
|                  | **                 | power (exponent)       | two                   |
| Logical          | 1                  | logical negation       | one                   |
|                  | & &                | logical and            | two                   |
|                  | 11                 | logical or             | two                   |
| Relational       | >                  | greater than           | two                   |
|                  | <                  | less than              | two                   |
|                  | >=                 | greater than or equal  | two                   |
|                  | <=                 | less than or equal     | two                   |
| Equality         | == -               | equality               | two                   |
|                  | !=                 | inequality             | two                   |
|                  |                    | case equality          | two                   |
|                  | !==                | case inequality        | two                   |
| Bitwise          | ~                  | bitwise negation       | one                   |
|                  | - &                | bitwise and            | two                   |
|                  |                    | bitwise or             | two                   |
|                  | ^                  | bitwise xor            | two                   |
|                  | ^- or ~^           | bitwise xnor           | two                   |
| Reduction        | &                  | reduction and          | one                   |
|                  | ~ &c               | reduction nand         | one                   |
|                  |                    | reduction or           | one                   |
|                  | ~                  | reduction nor          | one                   |
|                  | ^                  | reduction xor          | one                   |
|                  | ^~ or ~^           | reduction xnor         | one                   |
| Shift            | >>                 | Right shift            | Two                   |

| Shift         | >>      | Right shift            | Two        |
|---------------|---------|------------------------|------------|
|               | <<      | Left shift             | Two        |
|               | >>>     | Arithmetic right shift | Two        |
|               | <<<     | Arithmetic left shift  | Two        |
| Concatenation | { }     | Concatenation          | Any number |
| Replication   | { { } } | Replication            | Any number |
| Conditional   | ?:      | Conditional            | Three      |

#### **Examples**

- if A=4'b0011; B=4'b0000
- A + B; // adding A and B equals 4'b1100
- A && B; // evaluate to 0 if A=3; B=0 (logical AND)
- A | B; // evaluate to 1 if A=3; B=0;
- A <= B; // evaluate to a logical 0 if A=3; B=0</li>
- A == B; // results in logical 0 if A=3; B=0
- A & B; // bitwise AND operation, result is 4'b0000
- &A; // equivalent to 0&0&1&1. results in 1'b0;
- C = A >> 1; // logical right shift. results in 4'b0001
- C = {A, B}; // concatenation. C=8'b00110000
- C = {2{A}}; // replication. C=8'b00110011
- assign out = cntl ? in1: in2; // conditional operator

## Case equality operators ( ===, !== )

```
// A = 4, B=3
// X=4'b1010, Y=4'b1101
// Z=4'b1xxz, M=4'b1xxz, N=1'b1xxx
```

A == B // results in logical 0

X != Y // results in logical 1

Z === M // results in logical 1 (all bits match, including x and z)

Z === N // results in logical 0 (LSB does not match)

M !== N // results in logical 1

| Expression | Description                                          | Possible Logical<br>Value |
|------------|------------------------------------------------------|---------------------------|
| a == b     | a equal to b, result unknown if x or z in a or b     | 0, 1, x                   |
| a != b     | a not equal to b, result unknown if x or z in a or b | 0, 1, x                   |
| a === b    | a equal to b, including x and z                      | 0, 1                      |
| a !== b    | a not equal to b, including x and z                  | 0, 1                      |

#### behavioral (always) vs. dataflow (assign)

```
module D_FF (q, qbar, d, clk, clr);
output q, qbar;
input d, clk, clr;
reg q, qbar;
// DFF with asynchronous clear (reset)
always @ (posedge clr or negedge clk)
if (clr)
   begin
         q <= 1'b0:
      qbar <= 1'b1;
   end
else
   begin
         q \ll d;
         qbar <= \sim d;
   end
endmodule
```

Both always and assign belong to RTL coding style

```
module dff (q, qbar, d, clk, clear);
output q, qbar;
input d, clk, clear;
wire s, sbar, r, rbar, cbar;

assign cbar = ~clear;
assign sbar = ~(rbar & s),
        s = ~(sbar & cbar & ~clk),
        r = ~(rbar & ~clk & s),
        rbar = ~(r & cbar & d);
assign q = ~(s & qbar),
        qbar = ~(q & r & cbar);
```

#### endmodule



#### Example (4-to-1 Multiplexer)

```
// using logic equations
module mux4_logic (out, i0,
   i1, i2, i3, s1, s0);
output out;
input i0, i1, i2, i3, s0, s1;
assign out =
(~s1 & ~s0 & i0) |
(~s1 & s0 & i1) |
(s1 & ~s0 & i2) |
(s1 & s0 & i3);
endmodule
```

// using conditional operator module mux4\_cond (out, i0, i1, i2, i3, s0, s1); output out; **input** i0, i1, i2, i3, s0, s1; assign out = s1? (s0?i3:i2):(s0?i1:i0); endmodule



#### Example (4-bit Adder)

```
// using dataflow
// with proper synthesis constraint
module add4 (sum, c_out, a, b, c_in);
output [3:0] sum;
output c_out;
input [3:0] a, b;
input c in;
// gate-level structure
// depends on
// synthesis constraints
assign {c_out, sum}
  = a + b + c in;
endmodule
```

```
p_{i} = a_{i} \oplus b_{i}, \quad g_{i} = a_{i}b_{i}, \quad c_{i+1} = g_{i} + p_{i}c_{i}
c_{1} = g_{0} + p_{0}c_{in}
c_{2} = g_{1} + p_{1}g_{0} + p_{1}p_{0}c_{in}
c_{3} = g_{2} + p_{2}g_{1} + p_{2}p_{1}g_{0} + p_{2}p_{1}p_{0}c_{in}
c_{4} = g_{2} + p_{3}g_{2} + p_{3}p_{2}g_{1} + p_{3}p_{2}p_{1}g_{0} + p_{3}p_{2}p_{1}p_{0}c_{in}
s_{i} = p_{i} \oplus c_{i}
```

```
// explicit carry lookahead adder
module add4 (sum, c out, a, b, c in);
output [3:0] sum;
output c out;
input [3:0] a, b;
input c_in;
wire p0, g0, p1, g1, p2, g2, p3, g3;
wire c4, c3, c2, c1;
assign p0=a[0]^b[0], p1=a[1]^b[1], p2=a[2]^b[2],
    p3=a[3]^b[3];
assign g0=a[0]&b[0], g1=a[1]&b[1], g2=a[2]&b[2],
    g3=a[3]&b[3];
assign c1 = g0|(p0&c_in),
   c2=g1|(p1&g0)|(p1&p0&c_in),
   c3=g2|(p2&g1)|(p2&p1&g0)|(p2&p1&p0&c_in),
   c4=g3|(p3&g2)|(p3&p2&g1)|(p3&p2&p1&g0)
                |(p3&p2&p1&p0&c_in);
assign sum[0] = p0 ^ c_in, sum[1] = p1 ^ c1,
  sum[2]=p2 ^c2, sum[3] = p3 ^c3;
assign c out = c4;
endmodule
```